## MAX11626-MAX11629/ <br> MAX11632/MAX11633

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## General Description

The MAX11626-MAX11629/MAX11632/MAX11633 are serial 12-bit analog-to-digital converters (ADCs) with an internal reference. These devices feature on-chip FIFO, scan mode, internal clock mode, internal averaging, and AutoShutdown ${ }^{\text {TM }}$. The maximum sampling rate is 300 ksps using an external clock. The MAX11632/MAX11633 have 16 input channels; the MAX11628/MAX11629 have 8 input channels; and the MAX11626/MAX11627 have 4 input channels. These six devices operate from either a +3 V supply or a +5 V supply, and contain a $10 \mathrm{MHz} \mathrm{SPI-/}$ QSPI ${ }^{\text {TM }}$-/MICROWIRE ${ }^{\circledR}$-compatible serial port.

The MAX11626-MAX11629 are available in 16-pin QSOP packages. The MAX11632/MAX11633 are available in 24-pin QSOP packages. All six devices are specified over the extended $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Applications

- System Supervision
- Data-Acquisition Systems
- Industrial Control Systems
- Patient Monitoring
- Data Logging
- Instrumentation

AutoShutdown is a trademark of Maxim Integrated Products, Inc. QSPI is a trademark of Motorola, Inc.
MICROWIRE is a registered trademark of National Semiconductor Corp.

## Pin Configurations



## Features

- Analog Multiplexer with Track/Hold
- 16 Channels (MAX11632/MAX11633)
- 8 Channels (MAX11628/MAX11629)
- 4 Channels (MAX11626/MAX11627)
- Single Supply
- 2.7V to 3.6V (MAX11627/MAX11629/MAX11633)
- 4.75 V to 5.25 V (MAX11626/MAX11628/MAX11632)
- Internal Reference
- 2.5V (MAX11627/MAX11629/MAX11633)
- 4.096V (MAX11626/MAX11628/MAX11632)
- External Reference: 1V to $\mathrm{V}_{\mathrm{DD}}$
- 16-Entry First-In/First-Out (FIFO)
- Scan Mode, Internal Averaging, and Internal Clock
- Accuracy: $\pm 1$ LSB INL, $\pm 1$ LSB DNL, No Missing Codes Over Temperature
- 10MHz 3-Wire SPI-/QSPI-/MICROWIRE-Compatible Interface
- Small Packages
- 16-Pin QSOP (MAX11626-MAX11629)
- 24-Pin QSOP (MAX11632/MAX11633)


## Ordering Information

|  | PART | NUMBER <br> OF <br> INPUTS | SUPPLY <br> VOLTAGE <br> RANGE (V) |
| :--- | :---: | :---: | :--- | | PIN |
| :--- |
| PACKAGE |
| MAX11626EEE + |
| MAX11627EEE+ |
| MAX11628EEE + |
| MAX11629EEE + |
| MAX11632EEG+ |
| MAX11633EEG+ |

Note: All devices are specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operating temperature range.
+Denotes a lead $(\mathrm{Pb})$-free/RoHS-compliant package.

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Absolute Maximum Ratings



|  |  |
| :---: | :---: |
| Storage Temperature Range ......................... $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Junction Temperature | + $150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $+300^{\circ} \mathrm{C}$ |
| Soldering Temperature (reflow) | $+260^{\circ} \mathrm{C}$ |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}\right.$ to +3.6 V (MAX11627/MAX11629/MAX11633); $\mathrm{V}_{\mathrm{DD}}=+4.75 \mathrm{~V}$ to +5.25 V (MAX11626/MAX11628/MAX11632), fSAMPLE $=300 \mathrm{kHz}, \mathrm{f}_{\text {SCLK }}=4.8 \mathrm{MHz}$ external clock ( $50 \%$ duty cycle), $\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}$ (MAX11627//MAX11629/MAX11633); $\mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}$ (MAX11626/MAX11628/MAX11632), $T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |  |  |
| Resolution | RES |  |  | 12 |  |  | Bits |
| Integral Nonlinearity | INL |  |  |  |  | $\pm 1.0$ | LSB |
| Differential Nonlinearity | DNL | No missing codes over temperature |  |  |  | $\pm 1.0$ | LSB |
| Offset Error |  |  |  |  | $\pm 0.5$ | $\pm 4.0$ | LSB |
| Gain Error |  | (Note 2) |  |  | $\pm 0.5$ | $\pm 4.0$ | LSB |
| Offset Error Temperature Coefficient |  |  |  |  | $\pm 2$ |  | $\begin{gathered} \hline \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{FSR} \end{gathered}$ |
| Gain Temperature Coefficient |  |  |  |  | $\pm 0.8$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Channel-to-Channel Offset Matching |  |  |  |  | $\pm 0.1$ |  | LSB |
| DYNAMIC SPECIFICATIONS (30kHz sine-wave input, 300ksps, $\mathrm{f}_{\text {SCLK }} \mathbf{= 4 . 8 \mathrm { MHz }}$ ) |  |  |  |  |  |  |  |
| Signal-to-Noise Plus Distortion | SINAD | MAX11627/MAX11629/MAX11633 |  |  | 71 |  | dB |
|  |  | MAX11626/MAX11628/MAX11632 |  |  | 73 |  |  |
| Total Harmonic Distortion | THD | Up to the 5th harmonic | MAX11627/MAX11629/ MAX11633 |  | -80 |  | dBc |
|  |  |  | MAX11626/MAX11628/ MAX11632 |  | -88 |  |  |
| Spurious-Free Dynamic Range | SFDR | MAX11627/MAX11629/MAX11633 |  |  | 81 |  | dBc |
|  |  | MAX11626/MAX11628/MAX11632 |  |  | 89 |  |  |
| Intermodulation Distortion | IMD | $\mathrm{f}_{\mathrm{IN} 1}=29.9 \mathrm{kHz}, \mathrm{f}_{\mathrm{IN} 2}=30.2 \mathrm{kHz}$ |  |  | 76 |  | dBc |
| Full-Power Bandwidth |  | -3dB point |  |  | 1 |  | MHz |
| Full-Linear Bandwidth |  | $\mathrm{S} /(\mathrm{N}+\mathrm{D})>68 \mathrm{~dB}$ |  |  | 100 |  | kHz |

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}\right.$ to +3.6 V (MAX11627/MAX11629/MAX11633); $\mathrm{V}_{\mathrm{DD}}=+4.75 \mathrm{~V}$ to +5.25 V (MAX11626/MAX11628/MAX11632), fSAMPLE $=300 \mathrm{kHz}, \mathrm{f}_{\text {SCLK }}=4.8 \mathrm{MHz}$ external clock ( $50 \%$ duty cycle), $\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}(\mathrm{MAX} 11627 / / \mathrm{MAX} 11629 / \mathrm{MAX} 11633) ; \mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}$ (MAX11626/MAX11628/MAX11632), $T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERSION RATE |  |  |  |  |  |  |
| Power-Up Time | tpu | External reference | 0.8 |  |  | $\mu \mathrm{s}$ |
|  |  | Internal reference (Note 3) | 65 |  |  |  |
| Acquisition Time | $t_{\text {ACQ }}$ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| Conversion Time | ${ }^{\text {t }}$ CONV | Internally clocked | 3.5 |  |  | $\mu \mathrm{s}$ |
|  |  | Externally clocked (Note 4) | 2.7 |  |  |  |
| External Clock Frequency | $\mathrm{f}_{\text {SCLK }}$ | Externally clocked conversion | 0.1 |  | 4.8 | MHz |
|  |  | Data I/O |  |  | 10 |  |
| Aperture Delay |  |  | 30 |  |  | ns |
| Aperture Jitter |  |  | < 50 |  |  | ps |
| ANALOG INPUT |  |  |  |  |  |  |
| Input Voltage Range |  | Unipolar | 0 |  | $\mathrm{V}_{\text {REF }}$ | V |
| Input Leakage Current |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}$ | $\pm 0.01$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance |  | During acquisition time (Note 5) | 24 |  |  | pF |
| INTERNAL REFERENCE |  |  |  |  |  |  |
| REF Output Voltage |  | MAX11626/MAX11628/MAX11632 | 4.024 | 4.096 | 4.168 | V |
|  |  | MAX11627/MAX11629/MAX11633 | 2.48 | 2.50 | 2.52 |  |
| REF Temperature Coefficient | TC REF | MAX11626/MAX11628/MAX11632 | $\pm 20$ |  |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | MAX11627/MAX11629/MAX11633 | $\pm 30$ |  |  |  |
| Output Resistance |  |  | 6.5 |  |  | $\mathrm{k} \Omega$ |
| REF Output Noise |  |  | 200 |  |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| REF Power-Supply Rejection | PSRR |  | -70 |  |  | dB |
| EXTERNAL REFERENCE INPUT |  |  |  |  |  |  |
| REF Input Voltage Range | $\mathrm{V}_{\text {REF }}$ |  | 1.0 | V | 50 mV | V |
| REF Input Current | $\mathrm{I}_{\text {REF }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}(\mathrm{MAX11627/MAX11629/} \\ & \mathrm{MAX11633}) ; \mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V} \\ & (\text { MAX11626/MAX11628/MAX11632 }), \\ & \mathrm{f}_{\text {SAMPLE }}=300 \mathrm{ksps} \end{aligned}$ |  | 40 | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}(\mathrm{MAX11627/MAX11629/} \\ & \text { MAX11633 }) ; \mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V} \\ & (\text { MAX11626/MAX11628/MAX11632 }), \\ & \text { fSAMPLE }=0 \end{aligned}$ |  | $\pm 0.1$ | $\pm 5$ |  |

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}\right.$ to +3.6 V (MAX11627/MAX11629/MAX11633); $\mathrm{V}_{\mathrm{DD}}=+4.75 \mathrm{~V}$ to +5.25 V (MAX11626/MAX11628/MAX11632), fSAMPLE $=300 \mathrm{kHz}, \mathrm{f}_{\text {SCLK }}=4.8 \mathrm{MHz}$ external clock ( $50 \%$ duty cycle), $\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}(\mathrm{MAX} 11627 / / \mathrm{MAX} 11629 / \mathrm{MAX} 11633) ; \mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}$ (MAX11626/MAX11628/MAX11632), $T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS (SCLK, DIN, $\overline{\mathbf{C S}}, \overline{\text { CNVST }}$ )(Note 6) |  |  |  |  |  |  |
| Input Voltage Low | $\mathrm{V}_{\text {IL }}$ | MAX11626/MAX11628/MAX11632 |  |  | 0.8 | V |
|  |  | MAX11627/MAX11629/MAX11633 |  | $\mathrm{V}_{\mathrm{DD}} \times 0.3$ |  |  |
| Input Voltage High | $\mathrm{V}_{\mathrm{IH}}$ | MAX11626/MAX11628/MAX11632 |  | 2.0 |  | V |
|  |  | MAX11627/MAX11629/MAX11633 |  | $\mathrm{V}_{\mathrm{DD}} \times 0.7$ |  |  |
| Input Hysteresis | $\mathrm{V}_{\mathrm{HYST}}$ |  |  | 200 |  | mV |
| Input Leakage Current | In | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |  | $\pm 0.01$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  |  | 15 |  | pF |
| DIGITAL OUTPUTS (DOUT, $\overline{\text { EOC }}$ ) |  |  |  |  |  |  |
| Output Voltage Low | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{I}_{\text {SINK }}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | $\mathrm{I}_{\text {SINK }}=4 \mathrm{~mA}$ |  |  | 0.8 |  |
| Output Voltage High | $\mathrm{V}_{\mathrm{OH}}$ | $I_{\text {SOURCE }}=1.5 \mathrm{~mA}$ |  | $\mathrm{V}_{\mathrm{DD}}-0.5$ |  | V |
| Three-State Leakage Current | IL | $\overline{C S}=V_{D D}$ |  | $\pm 0.05$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Three-State Output Capacitance | COUT | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |  | 15 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| Supply Voltage | $V_{D D}$ | MAX11626/MAX11628/MAX11632 |  | 4.75 | 5.25 | V |
|  |  | MAX11627/MAX11629/MAX11633 |  | 2.7 | 3.6 |  |
| MAX11627/MAX11629/MAX11633 Supply Current (Note 7) | ${ }^{\text {D D }}$ | Internal reference | $\mathrm{f}_{\text {SAMPLE }}=300 \mathrm{ksps}$ | 1750 | 2000 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=0$, REF on | 1000 | 1200 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
|  |  | External reference | $\mathrm{f}_{\text {SAMPLE }}=300 \mathrm{ksps}$ | 1050 | 1200 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
| MAX11626/MAX11628/MAX11632 <br> Supply Current (Note 7) | IDD | Internal reference | $\mathrm{f}_{\text {SAMPLE }}=300 \mathrm{ksps}$ | 2300 | 2550 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=0$, REF on | 1050 | 1350 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
|  |  | External reference | $\mathrm{f}_{\text {SAMPLE }}=300 \mathrm{ksps}$ | 1550 | 1700 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
| Power-Supply Rejection | PSR | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V ; full-scale input |  | $\pm 0.2$ | $\pm 1$ | mV |
|  |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V ; full-scale input |  | $\pm 0.2$ | $\pm 1.4$ |  |

Note 1: MAX11627/MAX11629/MAX11633 tested at $\mathrm{V}_{\mathrm{DD}}=+3 \mathrm{~V}$. MAX11626/MAX11628/MAX11632 tested at $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$.
Note 2: Offset nulled.
Note 3: Time for reference to power up and settle to within 1 LSB.
Note 4: Conversion time is defined as the number of clock cycles multiplied by the clock period; clock has $50 \%$ duty cycle.
Note 5: See Figure 3 (Equivalent Input Circuit) and the Sampling Error vs. Source Impedance curve in the Typical Operating Characteristics section.
Note 6: When CNVST is configured as a digital input, do not apply a voltage between $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$.
Note 7: Supply current is specified depending on whether an internal or external reference is used for voltage conversions.

## Timing Characteristics (Figure 1)

$\left(V_{D D}=+2.7 \mathrm{~V}\right.$ to +3.6 V (MAX11627/MAX11629/MAX11633); $\mathrm{V}_{\mathrm{DD}}=+4.75 \mathrm{~V}$ to +5.25 V (MAX11626/MAX11628/MAX11632), $f_{\text {SAMPLE }}=300 \mathrm{kHz}, \mathrm{f}_{\text {SCLK }}=4.8 \mathrm{MHz}(50 \%$ duty cycle $), \mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}\left(\mathrm{MAX11627//MAX11629/MAX11633);V}_{\mathrm{REF}}=4.096 \mathrm{~V}(\mathrm{MAX} 11626 /) ~\right.$ MAX11628/MAX11632), $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCLK Clock Period | ${ }^{\text {t }}$ CP | Externally clocked conversion | 208 |  | ns |
|  |  | Data I/O | 100 |  |  |
| SCLK Pulse Width High | ${ }^{\text {t }} \mathrm{CH}$ |  | 40 |  | ns |
| SCLK Pulse Width Low | $\mathrm{t}_{\mathrm{CL}}$ |  | 40 |  | ns |
| SCLK Fall to DOUT Transition | $t_{\text {DOT }}$ | $\mathrm{C}_{\text {LOAD }}=30 \mathrm{pF}$ |  | 40 | ns |
| $\overline{\mathrm{CS}}$ Rise to DOUT Disable | $t_{\text {DOD }}$ | $C_{\text {LOAD }}=30 \mathrm{pF}$ |  | 40 | ns |
| $\overline{\text { CS }}$ Fall to DOUT Enable | tooe | $C_{\text {LOAD }}=30 \mathrm{pF}$ |  | 40 | ns |
| DIN to SCLK Rise Setup | $\mathrm{t}_{\mathrm{DS}}$ |  | 40 |  | ns |
| SCLK Rise to DIN Hold | $t_{\text {DH }}$ |  | 0 |  | ns |
| $\overline{\mathrm{CS}}$ Low to SCLK Setup | $\mathrm{t}_{\mathrm{CSSO}}$ |  | 40 |  | ns |
| $\overline{\text { CS }}$ High to SCLK Setup | tcss1 |  | 40 |  | ns |
| $\overline{\mathrm{CS}}$ High After SCLK Hold | $\mathrm{t}_{\mathrm{CSH}}$ 1 |  | 0 |  | ns |
| $\overline{\mathrm{CS}}$ Low After SCLK Hold | $\mathrm{t}_{\mathrm{CSH}}$ |  | 0 | 4 | $\mu \mathrm{s}$ |
| $\overline{\text { CNVST Pulse Width Low }}$ | tcspw | CKSEL $=00$ | 40 |  | ns |
|  |  | CKSEL $=01$ | 1.4 |  | $\mu \mathrm{s}$ |
| $\overline{\mathrm{CS}}$ or $\overline{\text { CNVST }}$ Rise to $\overline{\mathrm{EOC}}$ Low (Note 8) |  | Voltage conversion |  | 7 | $\mu \mathrm{s}$ |
|  |  | Reference power-up |  | 65 |  |

Note 8: This time is defined as the number of clock cycles needed for conversion multiplied by the clock period. If the internal reference needs to be powered up, the total time is additive.

## Typical Operating Characteristics

$\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+4.096 \mathrm{~V}$, f $_{\text {SCLK }}=4.8 \mathrm{MHz}, \mathrm{C}_{\mathrm{LOAD}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, for MAX11626/MAX11628/MAX11632, unless otherwise noted. $V_{D D}=+3 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{SCLK}}=4.8 \mathrm{MHz}, \mathrm{C}_{\mathrm{LOAD}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, for MAX11627/MAX11629/MAX11633, unless otherwise noted.


Typical Operating Characteristics (continued)
$\left(\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+4.096 \mathrm{~V}, \mathrm{f}_{\mathrm{SCLK}}=4.8 \mathrm{MHz}, \mathrm{C}_{\mathrm{LOAD}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, for MAX11626/MAX11628/MAX11632 , unless otherwise noted.
$V_{D D}=+3 V, V_{R E F}=+2.5 \mathrm{~V}$, fSCLK $=4.8 \mathrm{MHz}, C_{L O A D}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, for MAX11627/MAX11629/MAX11633, unless otherwise noted.)


Typical Operating Characteristics (continued)
$\left(\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+4.096 \mathrm{~V}, \mathrm{f}_{\mathrm{SCLK}}=4.8 \mathrm{MHz}, \mathrm{C}_{\mathrm{LOAD}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, for MAX11626/MAX11628/MAX11632 , unless otherwise noted.
$V_{D D}=+3 V, V_{R E F}=+2.5 \mathrm{~V}, f_{S C L K}=4.8 \mathrm{MHz}, C_{L O A D}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, for MAX11627/MAX11629/MAX11633, unless otherwise noted.)


## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+4.096 \mathrm{~V}, \mathrm{f}_{\mathrm{SCLK}}=4.8 \mathrm{MHz}, \mathrm{C}_{\mathrm{LOAD}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, for MAX11626/MAX11628/MAX11632 , unless otherwise noted. $V_{D D}=+3 V, V_{R E F}=+2.5 \mathrm{~V}, f_{S C L K}=4.8 \mathrm{MHz}, C_{L O A D}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, for MAX11627/MAX11629/MAX11633, unless otherwise noted.)


## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+4.096 \mathrm{~V}, \mathrm{f}_{\mathrm{SCLK}}=4.8 \mathrm{MHz}, \mathrm{C}_{\mathrm{LOAD}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, for MAX11626/MAX11628/MAX11632 , unless otherwise noted. $V_{D D}=+3 V, V_{R E F}=+2.5 \mathrm{~V}$, fSCLK $=4.8 \mathrm{MHz}, C_{L O A D}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, for MAX11627/MAX11629/MAX11633, unless otherwise noted.)


## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

Pin Description

| MAX11626 <br> MAX11627 <br> (4 CHANNELS) | MAX11628 <br> MAX11629 <br> (8 CHANNELS) | MAX11632 <br> MAX11633 <br> (16 CHANNELS) | NAME | FUNCTION |
| :---: | :---: | :---: | :---: | :--- |
| $5,6,7$ | - | - | 15 | N.C. |
| - | - | - | AIN0-AIN14 | Analog Inputs |

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference



Figure 1. Detailed Serial-Interface Timing Diagram


Figure 2. Functional Diagram

## Detailed Description

The MAX11626-MAX11629/MAX11632/MAX11633 are low-power, serial-output, multichannel ADCs with FIFO capability for system monitoring, process-control, and instrumentation applications. These 12-bit ADCs have internal track and hold (T/H) circuitry supporting singleended inputs. Data is converted from analog voltage sources in a variety of channel and data-acquisition configurations. Microprocessor ( $\mu \mathrm{P}$ ) control is made easy
through a 3-wire SPI-/QSPI-/MICROWIRE-compatible serial interface.
Figure 2 shows a simplified functional diagram of the MAX11626-MAX11629/MAX11632/MAX11633 internal architecture. The MAX11632/MAX11633 have 16 single-ended analog input channels. The MAX11628/ MAX11629 have 8 single-ended analog input channels. The MAX11626/MAX11627 have 4 single-ended analog input channels.

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Converter Operation

The MAX11626-MAX11629/MAX11632/MAX11633 ADCs use a successive-approximation register (SAR) conversion technique and an on-chip T/H block to convert voltage signals into a 12 -bit digital result. This single-ended configuration supports unipolar signal ranges.

## Input Bandwidth

The ADC's input-tracking circuitry has a 1 MHz smallsignal bandwidth, so it is possible to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. Anti-alias prefiltering of the input signals is necessary to avoid high-frequency signals aliasing into the frequency band of interest.

## Analog Input Protection

Internal ESD protection diodes clamp all pins to $V_{D D}$ and GND, allowing the inputs to swing from (GND -0.3 V ) to $\left(V_{D D}+0.3 \mathrm{~V}\right)$ without damage. However, for accurate conversions near full scale, the inputs must not exceed $V_{D D}$ by more than 50 mV or be lower than GND by 50 mV . If an off-channel analog input voltage exceeds the supplies, limit the input current to 2 mA .

## 3-Wire Serial Interface

The MAX11626-MAX11629/MAX11632/MAX11633 feature a serial interface compatible with SPI/QSPI and MICROWIRE devices. For SPI/QSPI, ensure the CPU serial interface runs in master mode so it generates the serial clock signal. Select the SCLK frequency of 10 MHz or less, and set clock polarity (CPOL) and phase (CPHA) in the $\mu \mathrm{P}$ control registers to the same value. The MAX11626-MAX11629/MAX11632/MAX11633 operate with SCLK idling high or low, and thus operate with CPOL $=\mathrm{CPHA}=0$ or CPOL $=\mathrm{CPHA}=1$. Set $\overline{\mathrm{CS}}$ low to latch input data at DIN on the rising edge of SCLK. Output data at DOUT is updated on the falling edge of SCLK. Results are output in binary format.
Serial communication always begins with an 8 -bit input data byte (MSB first) loaded from DIN. A high-to-low transition on $\overline{\mathrm{CS}}$ initiates the data input operation. The input data byte and the subsequent data bytes are clocked from DIN into the serial interface on the rising edge of SCLK. Tables 1-5 detail the register descriptions. Bits 5 and 4, CKSEL1 and CKSELO, respectively, control the clock modes in the setup register (see Table 3). Choose between four different clock modes for various ways to start a conversion and determine whether the acquisitions are internally or externally timed. Select clock mode 00 to configure CNVST/AIN _ to act as a conversion start and use it to request the programmed, internally timed
conversions without tying up the serial bus. In clock mode 01, use CNVST to request conversions one channel at a time, controlling the sampling speed without tying up the serial bus. Request and start internally timed conversions through the serial interface by writing to the conversion register in the default clock mode 10. Use clock mode 11 with SCLK up to 4.8 MHz for externally timed acquisitions to achieve sampling rates up to 300 ksps . Clock mode 11 disables scanning and averaging. See Figures 4-7 for timing specifications and how to begin a conversion.
These devices feature an active-low, end-of-conversion output. $\overline{E O C}$ goes low when the ADC completes the last requested operation and is waiting for the next input data byte (for clock modes 00 and 10). In clock mode 01, EOC goes low after the ADC completes each requested operation. $\overline{\text { EOC }}$ goes high when $\overline{\mathrm{CS}}$ or CNVST goes low. EOC is always high in clock mode 11.

## Single-Ended Inputs

The single-ended analog input conversion modes can be configured by writing to the setup register (see Table 3). Single-ended conversions are internally referenced to GND (see Figure 3).
AINO-AIN3 are available on the MAX11626-MAX11629/ MAX11632/MAX11633. AIN4-AIN7 are only available on the MAX11628-MAX11633. AIN8-AIN15 are only available on the MAX11632/MAX11633. See Tables 2-5 for more details on configuring the inputs. For the inputs that can be configured as CNVST or an analog input, only one can be used at a time.

## Unipolar

The MAX11626-MAX11629/MAX11632/MAX11633 always operate in unipolar mode. The analog inputs are internally referenced to GND with a full-scale input range from 0 to $V_{\text {REF }}$.


Figure 3. Equivalent Input Circuit

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## True Differential Analog Input T/H

The equivalent circuit of Figure 3 shows the MAX11626MAX11629/MAX11632/MAX11633's input architecture. In track mode, a positive input capacitor is connected to AIN0-AIN15. A negative input capacitor is connected to GND. For external T/H timing, use clock mode 01. After the T/H enters hold mode, the difference between the sampled positive and negative input voltages is converted. The time required for the T/H to acquire an input signal is determined by how quickly its input capacitance is charged. If the input signal's source impedance is high, the required acquisition time lengthens. The acquisition time, $\mathrm{t}_{\mathrm{ACQ}}$, is the maximum time needed for a signal to be acquired, plus the power-up time. It is calculated by the following equation:

$$
t_{A C Q}=9 \times\left(R_{S}+R_{I N}\right) \times 24 p F+t_{P W R}
$$

where $R_{I N}=1.5 \mathrm{k} \Omega, R_{S}$ is the source impedance of the input signal, and $t_{P W R}=1 \mu \mathrm{~s}$, the power-up time of the device. The varying power-up times are detailed in the explanation of the clock mode conversions. When the conversion is internally timed, $\mathrm{t}_{\mathrm{ACQ}}$ is never less than $1.4 \mu \mathrm{~s}$, and any source impedance below $300 \Omega$ does not significantly affect the ADC's AC performance. A high-impedance source can be accommodated either by lengthening $t_{A C Q}$ or by placing a $1 \mu \mathrm{~F}$ capacitor between the positive and negative analog inputs.

## Internal FIFO

The MAX11626-MAX11629/MAX11632/MAX11633 contain a FIFO buffer that can hold up to 16 ADC results. This allows the ADC to handle multiple internally clocked conversions, without tying up the serial bus. If the FIFO is filled and further conversions are requested without reading from the FIFO, the oldest ADC results are overwritten by the new ADC results. Each result contains 2 bytes, with the MSB preceded by four leading zeros. After each falling edge of $\overline{\mathrm{CS}}$, the oldest available byte of data is available at DOUT, MSB first. When the FIFO is empty, DOUT is zero.

## Internal Clock

The MAX11626-MAX11629/MAX11632/MAX11633 operate from an internal oscillator, which is accurate within
$10 \%$ of the 4.4 MHz nominal clock rate. The internal oscillator is active in clock modes 00, 01, and 10. Read out the data at clock speeds up to 10 MHz . See Figures $4-7$ for details on timing specifications and starting a conversion.

## Applications Information

## Register Descriptions

The MAX11626-MAX11629/MAX11632/MAX11633 communicate between the internal registers and the external circuitry through the SPI-/QSPI-compatible serial interface. Table 1 details the registers and the bit names. Tables 2-5 show the various functions within the conversion register, setup register, averaging register, and reset register.

## Conversion Time Calculations

The conversion time for each scan is based on a number of different factors: conversion time per sample, samples per result, results per scan, and if the external reference is in use.
Use the following formula to calculate the total conversion time for an internally timed conversion in clock modes 00 and 10 (see the Electrical Characteristics section as applicable):

Total Conversion Time $=\mathrm{t}_{\mathrm{CNV}} \times \mathrm{n}_{\text {AVG }} \times \mathrm{n}_{\text {RESULT }}+\mathrm{t}_{\mathrm{RP}}$ where
$t_{C N V}=t_{A C Q}(\max )+t_{C O N V}(\max )$.
$\mathrm{n}_{\text {AVG }}=$ samples per result (amount of averaging).
$n_{\text {RESULT }}=$ number of FIFO results requested; determined by the number of channels being scanned or by NSCAN1, NSCAN0.
$t_{R P}=$ internal reference wake-up; set to zero if internal reference is already powered up or external reference is being used.
In clock mode 01, the total conversion time depends on how long CNVST is held low or high, including any time required to turn on the internal reference. Conversion time in externally clocked mode (CKSEL1, CKSEL0 = 11) depends on the SCLK period and how long $\overline{\mathrm{CS}}$ is held high between each set of eight SCLK cycles. In clock mode 01, the total conversion time does not include the time required to turn on the internal reference.

Table 1. Input Data Byte (MSB First)

| REGISTER NAME | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion | 1 | CHSEL3 | CHSEL2 | CHSEL1 | CHSEL0 | SCAN1 | SCAN0 | X |
| Setup | 0 | 1 | CKSEL1 | CKSEL0 | REFSEL1 | REFSEL0 | X | X |
| Averaging | 0 | 0 | 1 | AVGON | NAVG1 | NAVG0 | NSCAN1 | NSCAN0 |
| Reset | 0 | 0 | 0 | 1 | RESET | X | X | X |

$X=$ Don't care.

## Conversion Register

Select active analog input channels per scan and scan modes by writing to the conversion register. Table 2 details channel selection and the four scan modes. Request a scan by writing to the conversion register when in clock mode 10 or 11, or by applying a low pulse to the CNVST pin when in clock mode 00 or 01.
A conversion is not performed if it is requested on a channel that has been configured as CNVST. Do not request conversions on channels 8-15 on the MAX11626MAX11629. Set CHSEL3:CHSELO to the lower channel's binary values.
Select scan mode 00 or 01 to return one result per singleended channel within the requested range. Select scan mode 10 to scan a single input channel numerous times, depending on NSCAN1 and NSCANO in the averaging register (Table 4). Select scan mode 11 to return only one result from a single channel.

## Setup Register

Write a byte to the setup register to configure the clock, reference, and power-down modes. Table 3 details the bits in the setup register. Bits 5 and 4 (CKSEL1 and CKSELO) control the clock mode, acquisition and sampling, and the conversion start. Bits 3 and 2 (REFSEL1 and REFSELO) control internal or external reference use.

## Averaging Register

Write to the averaging register to configure the ADC to average up to 32 samples for each requested result, and to independently control the number of results requested for single-channel scans.
Table 2 details the four scan modes available in the conversion register. All four scan modes allow averaging as long as the AVGON bit, bit 4 in the averaging register, is set to 1 . Select scan mode 10 to scan the same channel multiple times. Clock mode 11 disables averaging.

## Reset Register

Write to the reset register (as shown in Table 5) to clear the FIFO or to reset all registers to their default states. Set the RESET bit to 1 to reset the FIFO. Set the reset bit to zero to return the MAX11626-MAX11629/MAX11632/ MAX11633 to the default power-up state.

Table 2. Conversion Register*

| BIT <br> NAME | BIT | FUNCTION |
| :---: | :---: | :--- |
| - | 7 (MSB) | Set to 1 to select conversion register. |
| CHSEL3 | 6 | Analog input channel select. |
| CHSEL2 | 5 | Analog input channel select. |
| CHSEL1 | 4 | Analog input channel select. |
| CHSEL0 | 3 | Analog input channel select. |
| SCAN1 | 2 | Scan mode select. |
| SCAN0 | 1 | Scan mode select. |
| - | 0 (LSB) | Don't care. |

*See below for bit details.

| CHSEL3 | CHSEL2 | CHSEL1 | CHSEL0 | SELECTED <br> CHANNEL (N) |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | AIN0 |
| 0 | 0 | 0 | 1 | AIN1 |
| 0 | 0 | 1 | 0 | AIN2 |
| 0 | 0 | 1 | 1 | AIN3 |
| 0 | 1 | 0 | 0 | AIN4 |
| 0 | 1 | 0 | 1 | AIN5 |
| 0 | 1 | 1 | 0 | AIN6 |
| 0 | 1 | 1 | 1 | AIN7 |
| 1 | 0 | 0 | 0 | AIN8 |
| 1 | 0 | 0 | 1 | AIN9 |
| 1 | 0 | 1 | 0 | AIN10 |
| 1 | 0 | 1 | 1 | AIN11 |
| 1 | 1 | 0 | 0 | AIN12 |
| 1 | 1 | 0 | 1 | AIN13 |
| 1 | 1 | 1 | 0 | AIN14 |
| 1 | 1 | 1 | 1 | AIN15 |


| SCAN1 | SCAN0 | SCAN MODE (CHANNEL N IS <br> SELECTED BY BITS chsel3-chsel0) <br> 0 $0^{\text {Scans channels 0 through N. }}$ |
| :---: | :---: | :--- |
| 0 | 1 | Scans channels N through the highest <br> numbered channel. |
| 1 | 0 | Scans channel N repeatedly. The averaging <br> register sets the number of results. |
| 1 | 1 | No scan. Converts channel N once only. |

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

Table 3. Setup Register*

| BIT NAME | BIT |  |
| :---: | :---: | :--- |
| - | $7(\mathrm{MSB})$ | Set to 0 to select setup register. |
| - | 6 | SUNCTION |
| CKSEL1 | 5 | Clock mode and $\overline{\text { CNVST configuration. Resets to 1 at power-up. }}$ |
| CKSEL0 | 4 | Clock mode and $\overline{\text { CNVST configuration. }}$ |
| REFSEL1 | 3 | Reference mode configuration. |
| REFSEL0 | 2 | Reference mode configuration. |
| - | 1 | Don't care. |
| - | $0($ LSB $)$ | Don't care. |

*See below for bit details.

| CKSEL1 | CKSELO | CONVERSION CLOCK | ACQUISITION/SAMPLING | $\overline{\text { CNVST CONFIGURATION }}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Internal | Internally timed | $\overline{\text { CNVST }}$ |
| 0 | 1 | Internal | Externally timed through $\overline{\text { CNVST }}$ | $\overline{\text { CNVST }}$ |
| 1 | 0 | Internal | Internally timed | AIN15/AIN11/AIN7* |
| 1 | 1 | External (4.8MHz max) | Externally timed through SCLK | AIN15/AIN11/AIN7* |

*For the MAX11626/MAX11627, $\overline{\text { CNVST }}$ has its own dedicated pin.

| REFSEL1 | REFSELO | VOLTAGE REFERENCE | AutoShutdown |
| :---: | :---: | :---: | :--- |
| 0 | 0 | Internal | Reference off after scan; need <br> wake-up delay. |
| 0 | 1 | External | Reference off; no wake-up delay. |
| 1 | 0 | Internal | Reference always on; no wake-up <br> delay. |
| 1 | 1 | Reserved | Reserved. Do not use. |

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Table 4. Averaging Register*

| BIT NAME | BIT |  |
| :---: | :---: | :--- |
| - | $7(\mathrm{MSB})$ | Set to 0 to select averaging register. |
| - | 6 | Set to 0 to select averaging register. |
| - | 5 | Set to 1 to select averaging register. |
| AVGON | 4 | Set to 1 to turn averaging on. Set to 0 to turn averaging off. |
| NAVG1 | 3 | Configures the number of conversions for single-channel scans. |
| NAVG0 | 2 | Configures the number of conversions for single-channel scans. |
| NSCAN1 | 1 | Single-channel scan count. (Scan mode 10 only.) |
| NSCAN0 | 0 (LSB) | Single-channel scan count. (Scan mode 10 only.) |

*See below for bit details.

| AVGON | NAVG1 | NAVG0 | FUNCTION |
| :---: | :---: | :---: | :--- |
| 0 | x | x | Performs one conversion for each requested result. |
| 1 | 0 | 0 | Performs four conversions and returns the average for each requested result. |
| 1 | 0 | 1 | Performs eight conversions and returns the average for each requested result. |
| 1 | 1 | 0 | Performs 16 conversions and returns the average for each requested result. |
| 1 | 1 | 1 | Performs 32 conversions and returns the average for each requested result. |


| NSCAN1 | NSCAN0 | FUNCTION (APPLIES ONLY IF SCAN MODE 10 IS SELECTED) |
| :---: | :---: | :--- |
| 0 | 0 | Scans channel N and returns four results. |
| 0 | 1 | Scans channel N and returns eight results. |
| 1 | 0 | Scans channel N and returns 12 results. |
| 1 | 1 | Scans channel N and returns 16 results. |

## Table 5. Reset Register

| BIT NAME | BIT |  |
| :---: | :---: | :--- |
| - | $7(\mathrm{MSB})$ | Set to 0 to select reset register. |
| - | 6 | Set to 0 to select reset register. |
| - | 5 | Set to 0 to select reset register. |
| - | 4 | Set to 1 to select reset register. |
| $\overline{\text { RESET }}$ | 3 | Set to 0 to reset all registers. Set to 1 to clear the FIFO only. |
| $x$ | 2 | Reserved. Don't care. |
| $x$ | 1 | Reserved. Don't care. |
| $x$ | $0(L S B)$ | Reserved. Don't care. |

## Power-Up Default State

The MAX11626-MAX11629/MAX11632/MAX11633 power up with all blocks in shutdown, including the reference. All registers power up in state 00000000, except for the setup register, which powers up in clock mode 10 (CKSEL1 = 1)

## Output Data Format

Figures 4-7 illustrate the conversion timing for the MAX11626-MAX11629/MAX11632/MAX11633. The 12-bit conversion result is output in MSB-first format with four leading zeros. DIN data is latched into the serial interface on the rising edge of SCLK. Data on DOUT transitions on the falling edge of SCLK. Conversions in clock modes 00 and 01 are initiated by CNVST. Conversions in clock modes 10 and 11 are initiated by writing an input data byte to the conversion register. Data output is binary.

## Internally Timed Acquisitions and Conversions Using CNVST

## Performing Conversions in Clock Mode 00

In clock mode 00, the wake-up, acquisition, conversion, and shutdown sequences are initiated through CNVST and performed automatically using the internal oscillator. Results are added to the internal FIFO to be read out later. See Figure 4 for clock mode 00 timing.
Initiate a scan by setting CNVST low for at least 40ns before pulling it high again. The MAX11626-MAX11629/ MAX11632/MAX11633 then wake up, scan all requested channels, store the results in the FIFO, and shut down.

After the scan is complete, $\overline{\mathrm{EOC}}$ is pulled low and the results are available in the FIFO. Wait until EOC goes low before pulling $\overline{\mathrm{CS}}$ low to communicate with the serial interface. $\overline{\mathrm{EOC}}$ stays low until $\overline{\mathrm{CS}}$ or $\overline{\mathrm{CNVST}}$ is pulled low again.
Do not initiate a second $\overline{\text { CNVST }}$ before $\overline{\mathrm{EOC}}$ goes low; otherwise, the FIFO can become corrupted.

## Externally Timed Acquisitions and Internally Timed Conversions with CNVST

Performing Conversions in Clock Mode 01 In clock mode 01, conversions are requested one at a time using CNVST and performed automatically using the internal oscillator. See Figure 5 for clock mode 01 timing.
Setting CNVST low begins an acquisition, wakes up the ADC, and places it in track mode. Hold CNVST low for at least $1.4 \mu \mathrm{~s}$ to complete the acquisition. If the internal reference needs to wake up, an additional $65 \mu$ s is required for the internal reference to power up.
Set CNVST high to begin a conversion. After the conversion is complete, the ADC shuts down and pulls $\overline{\mathrm{EOC}}$ low. $\overline{\mathrm{EOC}}$ stays low until $\overline{\mathrm{CS}}$ or $\overline{\mathrm{CNVST}}$ is pulled low again. Wait until $\overline{\mathrm{EOC}}$ goes low before pulling $\overline{\mathrm{CS}}$ or $\overline{\mathrm{CNVST}}$ low.
If averaging is turned on, multiple CNVST pulses need to be performed before a result is written to the FIFO. Once the proper number of conversions has been performed to generate an averaged FIFO result, as specified by the averaging register, the scan logic automatically switches the analog input multiplexer to the next-requested channel. The result is available on DOUT once EOC has been pulled low.


Figure 4. Clock Mode 00 Timing

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference



Figure 5. Clock Mode 01 Timing


Figure 6. Clock Mode 10 Timing

## Internally Timed Acquisitions and Conversions Using the Serial Interface

## Performing Conversions in Clock Mode 10

In clock mode 10, the wake-up, acquisition, conversion, and shutdown sequences are initiated by writing an input data byte to the conversion register, and are performed automatically using the internal oscillator. This is the default clock mode upon power-up. See Figure 6 for clock mode 10 timing.
Initiate a scan by writing a byte to the conversion register. The MAX11626-MAX11629/MAX11632/MAX11633 then power up, scan all requested channels, store the results
in the FIFO, and shut down. After the scan is complete, $\overline{\mathrm{EOC}}$ is pulled low and the results are available in the FIFO. $\overline{\mathrm{EOC}}$ stays low until $\overline{\mathrm{CS}}$ is pulled low again.

Externally Clocked Acquisitions and Conversions Using the Serial Interface

## Performing Conversions in Clock Mode 11

In clock mode 11, acquisitions and conversions are initiated by writing to the conversion register and are performed one at a time using the SCLK as the conversion clock. Scanning and averaging are disabled, and the conversion result is available at DOUT during the conversion. See Figure 7 for clock mode 11 timing.

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference



Figure 7. Clock Mode 11 Timing

Initiate a conversion by writing a byte to the conversion register followed by 16 SCLK cycles. If $\overline{\mathrm{CS}}$ is pulsed high between the eight and ninth cycles, the pulse width must be less than $100 \mu \mathrm{~s}$. To continuously convert at 16 cycles per conversion, alternate 1 byte of zeros between each conversion byte.
If reference mode 00 is requested, wait $65 \mu \mathrm{~s}$ with $\overline{\mathrm{CS}}$ high after writing the conversion byte to extend the acquisition and allow the internal reference to power up.

## Partial Reads and Partial Writes

If the first byte of an entry in the FIFO is partially read ( $\overline{\mathrm{CS}}$ is pulled high after fewer than eight SCLK cycles), the second byte of data that is read out contains the next 8 bits (not b7-b0). The remaining bits are lost for that entry. If the first byte of an entry in the FIFO is read out fully, but the second byte is read out partially, the rest of the entry is lost. The remaining data in the FIFO is uncorrupted and can be read out normally after taking $\overline{\mathrm{CS}}$ low again, as long as the 4 leading bits (normally zeros) are ignored. Internal registers that are written partially through the SPI contain new values, starting at the MSB up to the point that the partial write is stopped. The part of the register that is not written contains previously written values. If $\overline{\mathrm{CS}}$ is pulled low before $\overline{\mathrm{EOC}}$ goes low, a conversion cannot be completed and the FIFO is corrupted.

## Transfer Function

Figure 8 shows the unipolar transfer function. Code transitions occur halfway between successive-integer LSB values. Output coding is binary, with $1 \mathrm{LSB}=\mathrm{V}_{\mathrm{REF}} / 2.5 \mathrm{~V}$ (MAX11627/MAX11629/MAX11633) and 1 LSB = $\mathrm{V}_{\text {REF }} / 4.096 \mathrm{~V}$ (MAX11626/MAX11628/MAX11632).


Figure 8. Unipolar Transfer Function, Full Scale (FS) $=V_{\text {REF }}$

## Layout, Grounding, and Bypassing

For best performance, use PCBs. Do not use wire wrap boards. Board layout should ensure that digital and analog signal lines are separated from each other. Do not run analog and digital (especially clock) signals parallel to one another or run digital lines underneath the MAX11626-MAX11629/MAX11632/MAX11633 package. High-frequency noise in the VDD power supply can affect performance. Bypass the $\mathrm{V}_{\mathrm{DD}}$ supply with a $0.1 \mu \mathrm{~F}$ capacitor to GND, close to the VDD pin. Minimize capacitor lead lengths for best supply-noise rejection. If the power supply is very noisy, connect a $10 \Omega$ resistor in series with the supply to improve power-supply filtering.

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Definitions

## Integral Nonlinearity

Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. INL for the MAX11626-MAX11629/MAX11632/MAX11633 is measured using the end-point method.

## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function.

## Aperture Jitter

Aperture jitter ( $\mathrm{t}_{\mathrm{AJ}}$ ) is the sample-to-sample variation in the time between the samples.

## Aperture Delay

Aperture delay ( $\mathrm{t}_{\mathrm{AD}}$ ) is the time between the rising edge of the sampling clock and the instant when an actual sample is taken.

## Signal-to-Noise Ratio

For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the fullscale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum ana-log-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
\mathrm{SNR}=(6.02 \times \mathrm{N}+1.76) \mathrm{dB}
$$

In reality, there are other noise sources besides quantization noise, including thermal noise, reference noise, clock jitter, etc. Therefore, SNR is calculated by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

## Signal-to-Noise Plus Distortion

Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all other ADC output signals:

$$
\text { SINAD }(\mathrm{dB})=20 \times \log \left(\text { Signal }_{\text {RMS }} / \text { Noise }_{\text {RMS }}\right)
$$

## Effective Number of Bits

Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC error consists of quantization noise only. With an input range equal to the fullscale range of the ADC, calculate the effective number of bits as follows:

$$
\text { ENOB }=(\text { SINAD }-1.76) / 6.02
$$

## Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as:

$$
\mathrm{THD}=20 \times \log \left(\sqrt{\left(\mathrm{V}_{2}^{2}+\mathrm{V}_{3}^{2}+\mathrm{V}_{4}^{2}+\mathrm{V}_{5}^{2}\right)} / \mathrm{V}_{1}\right)
$$

where V 1 is the fundamental amplitude, and $\mathrm{V} 2-\mathrm{V} 5$ are the amplitudes of the first five harmonics.

## Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest distortion component.

## with FIFO and Internal Reference

## Chip Information

PROCESS: BiCMOS

## Package Information

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND <br> PATTERN NO. |
| :---: | :---: | :---: | :---: |
| 16 QSOP | $\mathrm{E} 16+5$ | $\underline{\underline{21-0055}}$ | $\underline{\underline{90-0167}}$ |
| 24 QSOP | $\mathrm{E} 24+1$ | $\underline{\underline{21-0055}}$ | $\underline{\underline{90-0172}}$ |

## 12-Bit, 300ksps ADCs with FIFO and Internal Reference

## Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $6 / 10$ | Initial release | - |
| 1 | $8 / 10$ | Initial release of MAX11628/MAX11629 and changed internal reference voltage | 1 |
| 2 | $3 / 11$ | Added MAX11628 automotive qualified part to data sheet | 1 |
| 3 | $10 / 11$ | Initial release of MAX11626/MAX11627 | 1 |
| 4 | $10 / 11$ | Updated the Electrical Characteristics, Typical Operating Characteristics global, <br> and Time Differential Analog Input T/H section. | $2-9,13$ |
| 5 | $9 / 14$ | Removed automotive designation from Ordering Information | 1 |

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
MAX11633EEG + MAX11633EEG+T

