# University of North Texas, College of Engineering #### EENG 2710.004: Digital Logic Design Fall 2025 Thursday 5:30 – 8:20 PM NTDP D201 #### Instructor - Shahram Rohani, Email: <a href="mailto:shahram.rohani@unt.edu">shahram.rohani@unt.edu</a> Office Hours (Room E245B): T/TR 4:00 4:50 PM - GA: Dheeraj Pappula; Email: <a href="mailto:dheerajpappula@my.unt.edu">dheerajpappula@my.unt.edu</a> Office Hours (Room B250): Tuesdays & Thursdays, 2:30 PM 3:30 PM # **Check Canvas frequently for updated class information** ## **Course Description** Numbers and codes; switching theory; combinational logic circuits; modular design of combinational circuits; memory elements; sequential logic circuits; digital system design; fault models and testing. ## **Prerequisites** Engineering or engineering technology majors # Corequisites • EENG 2711 (which must be completed with a grade of C or better) for Electrical Engineering majors # Textbook and required material • Fundamentals of Logic Design, Enhanced 7<sup>th</sup> Ed., C. H. Roth Jr., L. L. Kinney, and E. B. John, Cengage Learning, Inc., 2021. ISBN: 978-1-337-62035-2. Additional material, as required, will be provided on Canvas. # **Course Objectives** By the end of the course, you will - **Know** *what* digital systems are, *how* they differ from analog systems and *why* it is advantageous to use the digital systems in *many applications*. - Comprehend different number systems including the binary system and Boolean algebraic principles. - Apply Boolean algebra to switching logic design and simplification. - Analyze a given digital system and decompose it into logical blocks involving both *combinational* and *sequential circuit* elements. - **Synthesize** a given system starting with problem requirements, identifying and designing the building blocks, and then integrating these blocks into a complete system. - Validate the system functionality and evaluate the relative merits of different designs. #### **Course Topics:** - Number Systems and Digital Logic Gates - Boolean Algebra, Switching Functions and Canonical Forms - Combinational Circuit Minimization, Analysis, and Synthesis - Sequential circuits elements and sequential logic circuits - Modular Sequential Logic- Counters and shift registers - Analysis and Design of synchronous sequential circuits ## **Course Requirements and General Policies** - The student is required to attend all scheduled lectures. Lecture time will include vital activities such as taking quizzes and exams, problem solving, going over answers to questions in problem sets and quizzes, and reviews for exams. The student can be dropped from the course for three (3) unexcused absences in Lecture. An excused absence can only be guaranteed by obtaining, in advance, Instructor authorization. - Please do not wait until the last minute. If you are having trouble with this class, please take advantage of The Learning Center's Lead Tutors. You can access all of their services through their website: <a href="https://learningcenter.unt.edu/tutoring">https://learningcenter.unt.edu/tutoring</a>. They also have a video that overviews their services for the fall, including how to schedule an appointment! Here's the link: <a href="https://www.youtube.com/watch?v=HOggBsi3VME">https://www.youtube.com/watch?v=HOggBsi3VME</a>. You should also take advantage of the TA's office hours. I am also available by email. - The UNT Catalog procedures on cheating and plagiarism will be enforced. It is the duty of all students to protect their work so it is not available for others to represent as their own. This is especially true of files that are generated on the computer. Students who knowingly allow others to use their work are partners in this unethical behavior. - Please visit <a href="http://www.unt.edu/csrr">http://www.unt.edu/csrr</a> for your rights and responsibilities. ## **Assignments and Exams** - Homework will be assigned on a weekly basis and must be submitted by the due date and time and either uploaded to Canvas or turned in at the beginning of the class period according to the given instructions each week. Late homework will not be accepted. - There will be both announced and unannounced quizzes administered during the semester to evaluate understanding of relevant material. No make-up quizzes will be given. - There will be no extra credit. There will be no make-up quizzes or examinations given unless prearranged with the instructor for a university approved excused absence. - Exams will be based on text readings, handouts, class exercises, quizzes, class lectures and discussions. Students are responsible for all text material, regardless of whether we review the text material in class or not. No make-up exams will be given. - Each student should retain graded lecture notes, pop quizzes, homework, tests, software-generated files, and laboratory reports to document errors in recorded grades. - Requests for review of graded work must be emailed to the TA within a week of which such work is returned to the students. The instructor should be cc'd on this email. The request should be accompanied by a written justification of the request including any supporting data. ## **Disability Accommodation** UNT makes reasonable academic accommodation for students with disabilities. Students seeking accommodation must first register with the Office of Disability Accommodation (ODA) to verify their eligibility. If a disability is verified, the ODA will provide a student with an accommodation letter to be delivered to faculty to begin a private discussion regarding one's specific course needs. Students may request accommodations at any time, however, ODA notices of accommodation should be provided as early as possible in the semester to avoid any delay in implementation. Note that students must obtain a new letter of accommodation for every semester and must meet with each faculty member prior to implementation in each class. For additional information, please contact the Office of Disability Accommodation ODA website (http://www.unt.edu/oda) at 940-565-4323. #### **Useful Links** - UNT Academic Calendar: <a href="https://registrar.unt.edu/registration/fall-registration-guide">https://registrar.unt.edu/registration/fall-registration-guide</a> - Office of the Registrar: <a href="http://essc.unt.edu/registrar">http://essc.unt.edu/registrar</a> (schedule of classes and exams, etc.) - Eagle Student Services Center: http://essc.unt.edu/ # Grading Policies | • | Homework | 20% | |---|----------|-----| | • | Quizzes | 20% | | • | Exam 1 | 30% | | • | Exam 2 | 30% | • Final accumulated number score is on a 100-point scale. #### **Grade Distribution** | 90.0% - 100% | Α | |---------------|---| | 80.0% - 89.9% | В | | 70.0% - 79.9% | C | | 60.0% - 69.9% | D | | 59.9% & Below | F | ## **Course Outline and Tentative Schedule** You can find the lecture slides and problem assignments on Canvas. | Week | Topic | Reading Assignment | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 1,2(8/21, | Course Introduction – Number Systems and | 1.1 – 1.3 | | 8/28) | Conversion – Binary Arithmetic | | | <u> </u> | | | | 2,3(8/28, | Negative Numbers – Binary Codes – Boolean Algebra | 1.4 - 1.5, 2.1 - 2.5 | | 9/4) | | | | 2.4(0/4 | 1 | 26.20.21.27 | | 3,4(9/4, | Laws of Boolean Algebra – SOP & POS Forms & | 2.6 - 2.8, 3.1 - 3.5 | | 9/11) | Simplification | | | 4,5(9/11, | Minterms/Maxterms & Applications of Boolean | 4.1 – 4.7, 5.1 – 5.3 | | 9/18) | Algebra – Truth Tables and Incomplete Functions | 1.1 7.7, 3.1 - 3.3 | | J | Two, Three, and Four-variable Karnaugh Maps | | | 5,6(9/18, | Five Variable Karnaugh Maps – Prime Implicants | 5.1 – 5.7 | | 9/25) | | | | 6,7(9/25, | Quine-McCluskey method | 6.1 - 6.6 | | 10/2) | | | | 7.0(10/2 | Malai I and Cata Cinnita, NAND, INOD C | 71 77 | | 7,8(10/2, | Multi-Level Gate Circuits – NAND and NOR Gates | 7.1 – 7.7 | | 10/9) | | | | 8(10/9) | Exam 1 | | | | | | | 9(10/16) | Combinational Circuit Design, Gate Delays, Timing | 8.1 - 8.4 | | | Diagrams, and Hazards | | | 10(10/23) | Multiplexers, Buffers, Decoders, Encoders, and ROMs | 9.1 – 9.5 | | 10(10/23) | With the property of prope | 7.1 - 7.3 | | 11(10/30) | Latches and Flip-Flops – Registers and Counters (1) | 11.1–11.10, 12.1 – 12.3 | | | 1 1 5 | , <del>•</del> | | 12(11/6) | Registers and Counters (2) – Analysis of Clocked | 12.4 – 12.6, 13.1 – 13.4 | | | Sequential Circuits | | | 13(11/13) | Derivation of State Graphs and Tables | 14.1 – 14.6 | | 14/11/20 | D 1 | 151 156 | | 14(11/20) | Reduction of State Tables State Assignment; | 15.1 – 15.6 | | 11/27 | No lecture Thanksgiving | | | 11/4/ | 110 feeture Thanksgiving | | | 15(12/4) | Exam 2 | | | | | | | I | | I | Note: This course outline is subject to change based on class progress. ## **Reading Requirements:** The students are required to come prepared to every class with the material discussed in the previous class. #### **Course Learning Outcomes (CLOs)** Course Learning Outcomes (CLOs), that is, the areas for student learning in this course are: | [CLO-1] | Digital and Analog Systems: Basic Concepts and Historical Perspective | |---------|-----------------------------------------------------------------------| | [CLO-2] | Number Systems and Digital Logic Gates | | [CLO-3] | Boolean Algebra, Switching Functions and Canonical Forms | | [CLO-4] | Combinational Circuit Minimization, Analysis, and Synthesis | | [CLO-5] | Sequential circuits elements and sequential logic circuits | | [CLO-6] | Modular Sequential Logic- Counters and shift registers | | [CLO-7] | Analysis and Design of synchronous sequential circuits | #### **Our EE Program Outcomes (POs)** Upon completion of our BSEE program, the students will be able to: [PO-1] Apply knowledge of mathematics, engineering and science. [PO-2] Design and conduct experiments to verify and validate the design projects developed by them, and analyze and interpret data. [PO-3] Develop project-based learning skills through design and implementation of a system, component, or process that meets the needs within realistic constraints. [PO-4] Function on multidisciplinary teams. **[PO-5]** Identify, formulate, and solve engineering problems. [PO-6] Have an understanding of professional and ethical responsibility. [PO-7] Communicate effectively. [PO-8] Achieve broad education necessary to understand the impact of electrical engineering solutions in a global and societal context. **[PO-9]** Understand learning processes, concepts of learning to learn, and engage in lifelong learning. [PO-10] Achieve knowledge of contemporary issues. [PO-11] Use techniques, skills, and computer-based tools for conducting experiments and carrying out designs. [PO-12] Develop an appreciation for principles of business practices and entrepreneurship. #### **ABET Outcomes** **3a-** an ability to apply knowledge of mathematics, science, and engineering 3b- an ability to design and conduct experiments, as well as to analyze and interpret data **3c-** an ability to design a system, component, or process to meet desired needs **3d-** an ability to function on multi-disciplinary teams **3e-** an ability to identify, formulate, and solve engineering problems **3f-** an understanding of professional and ethical responsibility **3g-** an ability to communicate effectively 3h- the broad education necessary to understand the impact of engineering solutions in a global and societal context 3i- a recognition of the need for, and an ability to engage in life-long learning **3j-** a knowledge of contemporary issues 3k- an ability to use the techniques, skills, and modern engineering tools necessary for engineering practice ## Relationship between the Course Learning Outcomes and Program/ABET Outcomes The course learning outcomes map onto the program and ABET outcomes as depicted in the table below. | CLO | Student/ABET Criterion 3 Outcomes | | | | | | | | |-----|-----------------------------------|---------------|---------------|---------------|---------------|------------|------------|--| | | SO-1/3 | SO-2/3<br>[2] | SO-3/3<br>[3] | SO-4/3<br>[4] | SO-5/3<br>[5] | SO-6/3 [6] | SO-7/3 [7] | | | | | [4] | [3] | [4] | | | *** | | | 1 | X | | | | | | X | | | 2 | X | | | | | | X | | | 3 | X | | | | | | X | | | 4 | X | | | | | | X | | | 5 | X | | | | | | X | | | 6 | X | | | | | | X | | | 7 | X | | | | | | X | |